DocumentCode :
2268911
Title :
Automatic structuring and optimization of hierarchical designs
Author :
Eikerling, Heinz-Josef ; Tiel, Wolfgang Rosens
Author_Institution :
Tubingen Univ., Germany
fYear :
1996
fDate :
16-20 Sep 1996
Firstpage :
134
Lastpage :
139
Abstract :
In this paper an approach for the optimization of digital synchronous designs is described. The optimization is done for smaller components which are the result of a partitioning process. The actual optimization is done on a graph which reflects the communication structure between the modules. Sequential don´t care conditions are extracted and used for sequential optimization. As experimental results show, the robustness of the subsequent logic synthesis methods can be increased while achieving a significant gain in cost and power consumption. This is shown by applying the described methods to a set of benchmarks obtained from high-level synthesis
Keywords :
hardware description languages; high level synthesis; logic CAD; logic testing; optimisation; automatic structuring; benchmarks; communication structure; digital synchronous designs; hierarchical designs; logic synthesis; optimization; power consumption; Automata; Control system synthesis; Costs; Design optimization; Energy consumption; Hardware design languages; High level synthesis; Logic design; Optimization methods; Robustness;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1996, with EURO-VHDL '96 and Exhibition, Proceedings EURO-DAC '96, European
Conference_Location :
Geneva
Print_ISBN :
0-8186-7573-X
Type :
conf
DOI :
10.1109/EURDAC.1996.558195
Filename :
558195
Link To Document :
بازگشت