DocumentCode :
2269974
Title :
A 16-bit×16-bit 1.2 μ CMOS multiplier with low latency vector merging
Author :
Amendola, Wayne, Jr. ; Srinivas, Hosahalli R. ; Parhi, Keshab E.
Author_Institution :
Dept. of Electr. Eng., Minnesota Univ., Minneapolis, MN, USA
fYear :
1995
fDate :
4-7 Jan 1995
Firstpage :
398
Lastpage :
402
Abstract :
This paper presents the VLSI architecture and implementation of a 16×16-bit, bit-level pipelined, two´s-complement binary array multiplier. This multiplier architecture employs signed-digit radix 2 carry free adders to perform multiplication. A fast conversion scheme for converting the final product, available from the multiplier array, in radix 2 signed-digit form to two´s-complement binary form is employed to reduce the latency of the multiplier, furthermore, it results in savings in area in the form of reduced number or pipelining registers and half adders required for conversion, also called vector merging. This pipelined multiplier uses positive edge triggered registers and employs a single phase clocking scheme. It has been fabricated and tested to perform correctly at 50 MHz clock frequency for a supply voltage of 3.0 V. It may be noted that the speed of this multiplier is limited by 1 binary adder cell time and our test equipment imposed a limit of 50 MHz
Keywords :
CMOS logic circuits; VLSI; data conversion; multiplying circuits; parallel architectures; pipeline arithmetic; 1.2 micron; 16 bit; 3 V; 50 MHz; CMOS multiplier; VLSI architecture; bit-level pipelined architecture; carry free adders; fast conversion scheme; half adders; low latency vector merging; multiplication; multiplier architecture; pipelining registers; positive edge triggered registers; signed-digit radix 2 adders; single phase clocking scheme; two´s-complement binary array multiplier; Clocks; Delay; Frequency; Merging; Performance evaluation; Pipeline processing; Test equipment; Testing; Very large scale integration; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 1995., Proceedings of the 8th International Conference on
Conference_Location :
New Delhi
ISSN :
1063-9667
Print_ISBN :
0-8186-6905-5
Type :
conf
DOI :
10.1109/ICVD.1995.512146
Filename :
512146
Link To Document :
بازگشت