Title :
Fast computation of MISR signatures
Author :
Franklin, Manoj ; Saluja, Kewal K. ; Kim, Kyuchull
Author_Institution :
Dept. of Electr. & Comput. Eng., Clemson Univ., SC, USA
Abstract :
Signature analyzers are widely used for compressing test responses. Off-line determination of signatures (for both good circuit and faulty circuits) is a compute-intensive process that involves cycle-by-cycle simulation of the signature analyzer. In this paper, we investigate techniques for speeding up the simulation of multi-input signature registers (MISRs). We first analyze a speedup technique that processes each input independently by table lookups, and show its shortcomings. We then propose a speedup technique that converts the MISR into an equivalent single input circuit. We also present the results of a simulation study that show that this technique achieves a good speedup
Keywords :
binary sequences; design for testability; logic design; logic testing; shift registers; table lookup; MISR signatures; equivalent single input circuit; fast computation; multi-input signature registers; signature analyzers; speedup technique; table lookups; test response compression; Circuit analysis computing; Circuit faults; Circuit simulation; Circuit testing; Computational modeling; Computer simulation; Feedback; Flip-flops; Synthetic aperture sonar; Table lookup;
Conference_Titel :
VLSI Design, 1995., Proceedings of the 8th International Conference on
Conference_Location :
New Delhi
Print_ISBN :
0-8186-6905-5
DOI :
10.1109/ICVD.1995.512149