DocumentCode :
2270691
Title :
Low-power H.263 video codec dedicated to mobile computing
Author :
Miki, Morgan H. ; Fujita, Gen ; Onoye, Takao ; Shirakawa, Isao
Author_Institution :
Dept. of Inf. Syst. Eng., Osaka Univ., Japan
fYear :
1997
fDate :
18-20 Aug. 1997
Firstpage :
80
Lastpage :
83
Abstract :
A low-power H.263 video codec core dedicated to low bitrate visual communication is described. A number of sophisticated architectures have been devised by attempting not only to minimize the total chip area but also to reduce the power consumption to such an extent that the operation frequency can be slowed down to 15 MHz. As a result, the whole encoding and decoding facilities of an H.263 video codec core have been integrated in the die area of 6.54 mm/sup 2/ by means of a 0.35 /spl mu/m CMOS technology, with the dissipation of 146.60 mW from a single 3.3 V supply.
Keywords :
CMOS digital integrated circuits; portable computers; video codecs; visual communication; 0.35 micron; 146.60 mW; 15 MHz; 3.3 V; CMOS technology; VLSI architecture; chip area; low-power H.263 video codec; mobile computing; power consumption; visual communication; Bit rate; CMOS technology; Computer architecture; Decoding; Encoding; Energy consumption; Frequency; Mobile computing; Video codecs; Visual communication;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design, 1997. Proceedings., 1997 International Symposium on
Conference_Location :
Monterey, CA, USA
Print_ISBN :
0-89791-903-3
Type :
conf
Filename :
621244
Link To Document :
بازگشت