Title :
A 10-bit 200-MS/s reconfigurable pipelined A/D converter
Author :
Ho, Chia-Chi ; Lee, Tai-Cheng
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Abstract :
A reconfigurable pipelined analog-to-digital converter (ADC) has been fabricated in a 90-nm CMOS technology. The analysis and design of the reconfigurable architecture are presented. Based on various system performance requirements, the suitable configuration can be adopted. The proposed ADC is designed for all the configurations under different bandwidth requirements to prove that the reconfiguration will save significant power consumption. Simulated output codes of the designed ADC exhibit a SNDR of 59.0 dB at 200 MHz while the measurement SNDR is 48.6 dB at 160-MS/s sampling rate. The active area of the design is 0.27 mm2, and the power consumption at full speed is 26mW from a 1V supply voltage.
Keywords :
CMOS integrated circuits; analogue-digital conversion; reconfigurable architectures; ADC; CMOS technology; SNDR; analog-to-digital converter; bandwidth requirement; frequency 200 MHz; power 26 mW; power consumption; reconfigurable pipelined A/D converter; size 90 nm; voltage 1 V; word length 10 bit; Bandwidth; Capacitors; Frequency measurement; Integrated circuit modeling; Operational amplifiers; Power demand; Receivers; Reconfigurable; pipelined ADC;
Conference_Titel :
VLSI Design, Automation, and Test (VLSI-DAT), 2012 International Symposium on
Conference_Location :
Hsinchu
Print_ISBN :
978-1-4577-2080-2
DOI :
10.1109/VLSI-DAT.2012.6212593