Title :
A range extending delay-recycled clock skew-compensation and/or duty-cycle-correction circuit
Author :
Wei, Shih-Nung ; Wang, Yi-Ming ; Peng, Jyun-Hua ; Surya, Yuandi
Author_Institution :
Dept. of Electr. Eng., Nat. Chung Cheng Univ., Chiayi, Taiwan
Abstract :
A clock skew-compensation and/or duty-cycle correction circuit (CSADC) is indispensably required to maximize the performance of synchronous double edge triggered systems. Most conventional CSADCs adopted a cascade structure that inherits a lower performance property so as to slower the locking procedure, meanwhile the dual loop design results in more power consumption and design complexity. A range extending delay-recycled CSADC is proposed in this work. Compared to conventional CSADCs, the proposed circuit achieves at least a 2 times extension in bandwidth ratio, a 2.81 times reduction in power, and a 12 times reduction in power-to-bandwidth ratio.
Keywords :
cascade networks; clocks; integrated circuit design; cascade structure; design complexity; dual loop design; duty-cycle-correction circuit; power consumption; power-to-bandwidth ratio; range extending delay-recycled clock skew-compensation; synchronous double edge triggered system; Bandwidth; Clocks; Delay; Delay lines; Power demand; Synchronization; Tuning;
Conference_Titel :
VLSI Design, Automation, and Test (VLSI-DAT), 2012 International Symposium on
Conference_Location :
Hsinchu
Print_ISBN :
978-1-4577-2080-2
DOI :
10.1109/VLSI-DAT.2012.6212634