DocumentCode :
2272356
Title :
An on-line error-detectable array divider with a redundant binary representation and a residue code
Author :
Takagi, N. ; Yajima, S.
Author_Institution :
Dept. of Inf. Sci., Kyoto Univ., Japan
fYear :
1988
fDate :
27-30 June 1988
Firstpage :
174
Lastpage :
179
Abstract :
An on-line error-detectable high-speed array divider is proposed. The divider is based on a formerly proposed algorithm using a redundant binary representation with a digit set (0, 1, -1). The computation time of the n-bit divider is proportional to n, in contrast to that of an array divider based on a conventional subtract-and-shift algorithm, which is proportional to n/sup 2/. By the residue checks of only the dividend, divisor, quotient, and the remainder, and a few additional checks, any error caused by a single-cell fault can be detected in normal computation. The amount of additional hardware to achieve the online error-detectability is proportional to n, and very small compared with the whole amount of hardware of the divider.<>
Keywords :
digital arithmetic; dividing circuits; error detection codes; online error detectable array divider; redundant binary representation; residue code; Adders; Circuit faults; Digital arithmetic; Digital integrated circuits; Error correction; Error correction codes; Fault detection; Fault tolerant systems; Hardware; Information science;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Fault-Tolerant Computing, 1988. FTCS-18, Digest of Papers., Eighteenth International Symposium on
Conference_Location :
Tokyo, Japan
Print_ISBN :
0-8186-0867-6
Type :
conf
DOI :
10.1109/FTCS.1988.5316
Filename :
5316
Link To Document :
بازگشت