Title :
Challenges and solutions in modern analog placement
Author :
Chen, Tung-Chieh ; Kuan, Ta-Yu ; Hsieh, Chung-Che ; Peng, Chi-Chen
Author_Institution :
Phys. Design Group, SpingSoft Inc., Hsinchu, Taiwan
Abstract :
The analog placement problem is to place devices without overlap and design-rule-correction (DRC) error under position constraints (e.g. symmetry, cluster) such that some cost metric (e.g. area, wirelength) is optimized. However, modern analog design challenges have reshaped the placement problem. A modern analog placer also needs to consider device layout-dependent-effect (LDE) and interconnect parasitic effect. Because of multiple objectives, it is impossible to decide the single best placement. In this paper, we first introduce our placer that can explore multiple placements under position constraints so that a designer can analyze the trade-off among different objectives. Then, we provide some future research directions for the modern analog placement problem.
Keywords :
analogue circuits; circuit layout; interconnections; network synthesis; analog design; analog placement problem; cost metric optimization; design-rule-correction error; interconnect parasitic effect; layout-dependent-effect; position constraints; Circuit synthesis; Layout; Optimization; Routing; Shape; Vegetation; Wires;
Conference_Titel :
VLSI Design, Automation, and Test (VLSI-DAT), 2012 International Symposium on
Conference_Location :
Hsinchu
Print_ISBN :
978-1-4577-2080-2
DOI :
10.1109/VLSI-DAT.2012.6212641