DocumentCode :
2272675
Title :
3D IC test scheduling using simulated annealing
Author :
Hsu, Chih-Yao ; Kuo, Chun-Yi ; Li, James C -M ; Chakrabarty, Krishnendu
Author_Institution :
Dept. Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
fYear :
2012
fDate :
23-25 April 2012
Firstpage :
1
Lastpage :
4
Abstract :
Three-dimensional integrated circuits (3D ICs) have many advantages over traditional integrated circuits. Although 3D ICs have such advantages, there are many difficulties to be overcome. Testing for 3D ICs is regarded as the most difficult challenge. High power density in 3D ICs causes rising temperature, which may cause test yield loss. In this paper, we propose a thermal-aware test scheduling technique for 3D ICs. Our experimental results show that the maximum temperature in the test schedule of our proposed technique is under the temperature limit while the test length overhead is only 19%.
Keywords :
integrated circuit testing; scheduling; simulated annealing; three-dimensional integrated circuits; 3D IC test scheduling; simulated annealing; three-dimensional integrated circuits; Integrated circuit modeling; Optimal scheduling; Schedules; Three dimensional displays; Tiles;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, Automation, and Test (VLSI-DAT), 2012 International Symposium on
Conference_Location :
Hsinchu
ISSN :
PENDING
Print_ISBN :
978-1-4577-2080-2
Type :
conf
DOI :
10.1109/VLSI-DAT.2012.6212659
Filename :
6212659
Link To Document :
بازگشت