DocumentCode :
2274628
Title :
Reduction of thermal induced pattern loading and device sensitivity by various rapid thermal processing models
Author :
Yan, C.Y. ; Li, C.I. ; Wei, C.H. ; Yang, T.M. ; Lin, G.P. ; Chen, W.J. ; Chin, Y.L. ; Liu, R. ; Chan, M. ; Yang, C.L. ; Wu, J.Y.
Author_Institution :
Central R&D Div., United Microelectron. Corp., Tainan, Taiwan
fYear :
2012
fDate :
14-15 May 2012
Firstpage :
73
Lastpage :
76
Abstract :
Beyond 65nm node, pattern loading effect (PLE) in conventional RTP (front-side heating) has been emerged as a major yield killer. Different pattern and deposited film property strongly influence thermal absorption and emission at the integration stage of the spike anneal (e.g., STI, poly, and nitride spacers) lead to significant temperature differences across each die. Several methods for reducing the temperature variation have been reported, such as layout modifications and the application of absorption layers. By using these methods, significant improvements can be obtained, but the limitation is layout flexibility and increasing extra cost. The present study provides a simple way to mitigate the PLE problem by various RTP models (A: front-side heating; B: back-side heating; C: dual-side heating). A remarkable Ion distribution improvement can be achieved for 40nm & 28nm technology (15%~20% intra-die variation reduction). In addition, we also find out the correlation between RTP thermal profile & device sensitivity (Ion, DIBL, Cov, etc.): shorter residence time reduces ~50% device Ion sensitivity. It also helps to understand the device variation from different thermal conditions.
Keywords :
integrated circuit yield; rapid thermal annealing; semiconductor process modelling; RTP; deposited film property; device sensitivity; front side heating; pattern loading effect; rapid thermal processing models; size 28 nm; size 40 nm; spike anneal; temperature variation; thermal absorption; thermal emission; thermal induced pattern loading reduction; Abstracts; Heating; Layout; Load modeling; Logic gates; MOS devices; Performance evaluation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Junction Technology (IWJT), 2012 12th International Workshop on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4673-1258-5
Electronic_ISBN :
978-1-4673-1256-1
Type :
conf
DOI :
10.1109/IWJT.2012.6212813
Filename :
6212813
Link To Document :
بازگشت