Title : 
Improving yield learning by electrical fault inspection
         
        
            Author : 
Block, Jeffrey A. ; Sakamoto, Paul ; Lundquist, Ted
         
        
            Author_Institution : 
DCG Syst., Inc., Fremont, CA, USA
         
        
        
        
        
        
            Abstract : 
Wafer sort is used to screen die before shipment. In addition, sort analysis on failing die provides fault localization leading to root cause and thus contributes to yield learning. However, there are cases where sort test cannot be completed, and as a result yield learning requires lengthy analyses on these die. Such cases are increasing as process geometries continue to shrink. This paper describes an image-based approach to the localization of electrical faults with a high physical failure analysis (PFA) success rate (>;90%). Additionally, this approach is well-suited for foundry adoption and standardization as it does not require logic schematics.
         
        
            Keywords : 
failure analysis; integrated circuit yield; electrical fault inspection; fault localization; logic schematics; physical failure analysis; screen die; wafer sort; yield learning; Laser Voltage Imaging (LVI); Laser Voltage Probing (LVP); chain diagnosis; scan chain debug; yield enhancement; yield learning;
         
        
        
        
            Conference_Titel : 
Advanced Semiconductor Manufacturing Conference (ASMC), 2012 23rd Annual SEMI
         
        
            Conference_Location : 
Saratoga Springs, NY
         
        
        
            Print_ISBN : 
978-1-4673-0350-7
         
        
        
            DOI : 
10.1109/ASMC.2012.6212862