DocumentCode :
2276294
Title :
Standardizing delay calculation in Verilog
Author :
Siomalas, Kostas
Author_Institution :
Bell-Northern Res., Ottawa, Ont., Canada
fYear :
1995
fDate :
27-29 Mar 1995
Firstpage :
49
Lastpage :
55
Abstract :
Verilog HDL and PLI provide all the necessary means for accurate delay modeling and calculation. However, appropriate use of a delay calculator is often problematic due to the multitude of libraries and delay models used in a single design and the lack of explicit standards in delay specifications. This paper is intended to set a standard, not to provide a new in-depth method. The basic delay models used for calculating the design specific delays are reviewed and the common parameters used by all library vendors are identified. It is shown that the process of characterizing cells for certain generally accepted common delay parameters can be independent of the individual delay calculation algorithms and/or the required accuracy of the delay calculation process
Keywords :
circuit analysis computing; delays; hardware description languages; logic CAD; logic arrays; Verilog; delay calculation; delay calculator; delay modeling; delay specifications; design specific delays; explicit standards; libraries; library vendors; Algorithm design and analysis; Data structures; Delay effects; Digital simulation; Hardware design languages; Partitioning algorithms; Propagation delay; Signal design; Software libraries; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Verilog HDL Conference, 1995. Proceedings., 1995 IEEE International
Conference_Location :
Santa Cruz, CA
Print_ISBN :
0-8186-7082-7
Type :
conf
DOI :
10.1109/IVC.1995.512468
Filename :
512468
Link To Document :
بازگشت