DocumentCode
2277
Title
Background Digital Calibration of Comparator Offsets in Pipeline ADCs
Author
Gines, Antonio Jose ; Peralias, Eduardo ; Rueda, Adoracion
Author_Institution
Inst. de Microelectron. de Sevilla (IMSE-CNM-CSIC), Univ. de Sevilla, Sevilla, Spain
Volume
23
Issue
7
fYear
2015
fDate
Jul-15
Firstpage
1345
Lastpage
1349
Abstract
This brief presents a low-cost digital technique for background calibration of comparator offsets in pipeline analog-to-digital converters (ADCs). Thanks to calibration, comparator offset errors above half the stage least-significant bit margin in a unitary redundancy scheme are admissible, thus relaxing comparator design requirements and allowing their optimization for low-power high-speed applications and low input capacitance. The technique also makes it possible to relax design requirements of stage amplifiers within the pipeline queue, since output swing and driving capability are significantly lower. In this brief, the proposal is validated using realistic hardware-behavioral models.
Keywords
analogue-digital conversion; calibration; comparators (circuits); low-power electronics; analog-to-digital converters; background digital calibration; comparator design requirements; comparator offset errors; driving capability; low input capacitance; low-power high-speed applications; pipeline ADC; pipeline queue; realistic hardware-behavioral models; relax design requirements; stage amplifiers; unitary redundancy scheme; Accuracy; Calibration; Estimation; Indexes; Pipelines; Redundancy; Topology; Background calibration; comparator offset; digital blind estimation; flash and pipeline ADCs; flash and pipeline ADCs.;
fLanguage
English
Journal_Title
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher
ieee
ISSN
1063-8210
Type
jour
DOI
10.1109/TVLSI.2014.2335233
Filename
6867386
Link To Document