Title :
Development of vertical and tapered via etch for 3D through wafer interconnect technology
Author :
Tezcan, Deniz Sabuncuoglu ; Munck, Koen De ; Pham, Nga ; Luhn, Ole ; Aarts, Arno ; Moor, Piet De ; Baert, Kris ; Hoof, Chris Van
Author_Institution :
IMEC, Leuven
Abstract :
Two types of dry silicon etch techniques are developed to cover two different areas of demand for interconnect technology: one for high aspect ratio (AR) vertical vias and one for tapered vias. Various sizes of vertical vias and trenches with diameters/widths ranging from 1-100 mum with an AR up to 50 are realized using Bosch deep reactive ion etch (DRIE) process. A linear model is applied to describe and to give physical insight in the aspect ratio dependant etch (ARDE) effect. The feasibility of the vertical vias as electrical interconnect is shown by isolating them from the substrate by silicon oxide and then filling with polysilicon. The tapered vias are typically post-processed on fabricated device wafers, making it inherently a more generic approach where diameter size can be large and low AR can be tolerated. Vias with a depth of ~100 mum and a diameter of ~50mum at the bottom (though larger at top) are realized. Varying various etch parameters, slope angles of 70deg-80deg are realized to allow for conformal deposition of dielectric/seed materials on the sidewalls and to allow lithography within the via. Reactive ion etch (RIE) is used to fabricate sloped vias by simultaneously applying etch and passivation gasses. Negative angles on the via top and sidewall roughness are observed that introduce conformal coating problems and increased leakage currents. Smoothening techniques using maskless wet and dry silicon etching are investigated to overcome these problems.
Keywords :
integrated circuit modelling; lithography; sputter etching; wafer level packaging; wafer-scale integration; 1 to 100 micron; Bosch deep reactive ion etch; aspect ratio; dry silicon etch; dry silicon etching; leakage currents; maskless wet etching; passivation; smoothening techniques; tapered vias; vertical vias; wafer interconnect technology; CMOS technology; Dielectric materials; Dry etching; Filling; Lithography; Passivation; Plasma measurements; Silicon; Stacking; Wafer scale integration;
Conference_Titel :
Electronics Packaging Technology Conference, 2006. EPTC '06. 8th
Conference_Location :
Singapore
Print_ISBN :
1-4244-0664-1
Electronic_ISBN :
1-4244-0665-X
DOI :
10.1109/EPTC.2006.342685