DocumentCode :
2279317
Title :
Reliability improvement of 90nm large flip chip low-k die via dicing and assembly process optimization
Author :
Chaware, Raghunandan ; Hoang, Lan
Author_Institution :
Xilinx Inc., San Jose, CA
fYear :
2006
fDate :
6-8 Dec. 2006
Firstpage :
622
Lastpage :
626
Abstract :
Increasing demand for higher processing speeds and enhanced electrical performance have made the use of low-k dielectric materials mandatory. For such low-k dielectric materials, enhanced dielectric properties are achieved via increased porosity of the low-k materials. These new low-k materials have different chemical, thermal, and mechanical properties than traditional dielectric materials used in older silicon technology, which in turn creates integration issues. The adhesion of the low-k layers in the silicon is also relatively weak. Due to their poor adhesion and brittle nature, low-k materials have a tendency to crack and chip during mechanical dicing with diamond blades, a widely used die singulation technique. In the case of field programmable gate array (FPGA) chips, as the demand for higher speeds and enhanced functionality increases, the size of the flip chip die grows accordingly to offer higher number of logic cells. Large flip chip die also requires a large package for efficient signal routing. Consequently, the stresses generated due to thermal expansion mismatch are severe, and even a small defect created on the edge of the chip during the dicing process can have a severe impact on the reliability of the flip chip device. To study the impact on flip chip reliability, two different laser dicing technologies were compared with the conventional mechanical dicing process. Other important variables tested during this study were dicing location in the saw street, lid attach dispense pattern, wafer lots, die size, and underfill. Reliability analysis indicated that for improvement of the reliability of the samples diced with mechanical dicing process, correct choice of underfill and lid attach material, optimization of the lid attach dispense pattern, and optimization of dicing location were required. In contrast, a wide reliability and process window was achieved by laser grooving process and none of the above factors tested during the study had any impact o- n the reliability.
Keywords :
assembling; elemental semiconductors; flip-chip devices; laser beam applications; low-k dielectric thin films; reliability; silicon; thermal expansion; thermal stresses; FPGA chips; Si; assembly process optimization; diamond blades; die singulation technique; field programmable gate array chips; flip chip low-k die; flip chip reliability; laser dicing technologies; laser grooving process; lid attach dispense pattern; low-k dielectric materials; mechanical dicing process; reliability analysis; reliability improvement; thermal expansion mismatch; Adhesives; Assembly; Chemical technology; Dielectric materials; Field programmable gate arrays; Flip chip; Programmable logic arrays; Silicon; Testing; Thermal stresses;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Packaging Technology Conference, 2006. EPTC '06. 8th
Conference_Location :
Singapore
Print_ISBN :
1-4244-0664-1
Electronic_ISBN :
1-4244-0665-X
Type :
conf
DOI :
10.1109/EPTC.2006.342785
Filename :
4147314
Link To Document :
بازگشت