Title :
FPGA implementation of modified decomposition filter
Author :
Vasanth, K. ; Karthik, S.
Author_Institution :
Sathyabama Univ., Chennai, India
Abstract :
In this paper, new area minimized architecture is proposed for median filters based on modified decomposition algorithm. The modified decomposition replaces the complexity of existing threshold decomposition algorithm such as complex comparators. The proposed algorithm works in two stages, decomposition and recombination. The proposed algorithm removes the need for 0 to 255 threshold gray levels for each input in the given 3×3 window by decomposing each pixel itself using the 255 column counter. Similarly the decomposed pixel is regrouped using 9 column counters. This architecture requires a less number of slices and look up table for its VLSI implementation. The proposed architecture implemented in the XC2S400-6Eft256 FPGA using xilinx compiler version 7.1i. The results prove that the proposed architecture requires less area, optimum speed and equal power than the existing architecture.
Keywords :
VLSI; field programmable gate arrays; median filters; FPGA implementation; VLSI implementation; XC2S400-6Eft256 FPGA; Xilinx compiler version 7.1i; median filters; modified decomposition filter; threshold gray levels; Arrays; Digital filters; Filtering algorithms; Filtering theory; Maximum likelihood detection; Pixel; Radiation detectors; Median filtering; Modified decomposition filter(MDF); Threshold decomposition filter(TDF); impulse noise;
Conference_Titel :
Signal and Image Processing (ICSIP), 2010 International Conference on
Conference_Location :
Chennai
Print_ISBN :
978-1-4244-8595-6
DOI :
10.1109/ICSIP.2010.5697532