Title :
Drop test simulation of 3D stacked-die packaging with Input-G finite element method
Author :
Chen, Zhaohui ; Wang, Xuefang ; Liu, Yong ; Sheng Liu
Author_Institution :
Res. Inst. of Micro/Nano Sci. & Technol., Shanghai Jiao Tong Univ., Shanghai, China
Abstract :
Transient responses of 3D stacked-die package with through silicon via (TSV) structure under board level drop test load following the JEDEC standard are investigated using the Input-G finite element simulation method. In order to reduce the finite element mesh size the stacked-die package under investigation is modeled with details while the others are simplified as blocks with equivalent material properties. The deflection and velocity responses of the stacked-die package located at center of test board are obtained. The stress and strain of the copper via, and micro solder pumps and silicon dies are checked and compared. The simulation results show that the critical position is located at the corner of bottom layer of copper via, copper pad and micro solder bumps. The logarithmic strain evolutions of critical copper pad and micro solder bump are investigated.
Keywords :
copper alloys; electronics packaging; finite element analysis; solders; transient response; 3D stacked-die package; 3D stacked-die packaging; JEDEC standard; TSV structure; board level drop test load; copper via; critical copper pad; deflection responses; drop test simulation; equivalent material property; finite element mesh size; input-G finite element method; input-G finite element simulation method; logarithmic strain evolutions; micro solder pumps; silicon dies; through silicon via structure; transient responses; velocity responses; Copper; Finite element methods; Solid modeling; Strain; Stress; Three dimensional displays; Through-silicon vias;
Conference_Titel :
Electronic Packaging Technology & High Density Packaging (ICEPT-HDP), 2010 11th International Conference on
Conference_Location :
Xi´an
Print_ISBN :
978-1-4244-8140-8
DOI :
10.1109/ICEPT.2010.5582836