Title :
Memory Architecture of 3D Vertical Gate (3DVG) NAND Flash Using Plural Island-Gate SSL Decoding Method and Study of it´s Program Inhibit Characteristics
Author :
Chang, Kuo-Pin ; Lue, Hang-Ting ; Chen, Chih-Ping ; Chen, Chieh-Fang ; Chen, Yan-Ru ; Hsiao, Yi-Hsuan ; Hsieh, Chih-Chang ; Shih, Yen-Hao ; Yang, Tahone ; Chen, Kuang-Chao ; Hung, Chun-Hsiung ; Lu, Chih-Yuan
Author_Institution :
Emerging Central Lab., Macronix Int. Co., Ltd., Hsinchu, Taiwan
Abstract :
The memory architecture of 3D vertical gate (3DVG) NAND Flash using plural island-gate SSL decoding method is discussed in detail. In order to provide a good array efficiency, 3DVG shares the wordlines (WL) in vertical direction, and BL´s in lateral direction. In order to correctly decode the array, every channel BL has its own island-gate SSL device for the control. Meanwhile, many channel BL´s are grouped together in one unit, and the staircase BL contacts are formed in order to decode various memory layers. Page operation is naturally defined by the selection of each island-gate SSL device. Due to the plural SSL devices, the 3DVG architecture inevitably has more pages when stacked layer number is increased, thus program inhibit stress is much larger than conventional 2D NAND. In this work, the program inhibit performances of 3DVG TFT NAND are discussed. Scaling capability down to 3Xnm node is also demonstrated.
Keywords :
NAND circuits; decoding; field effect memory circuits; flash memories; thin film transistors; three-dimensional integrated circuits; 3D vertical gate NAND flash memory; 3DVG TFT NAND; memory architecture; page operation; plural island gate SSL decoding method; program inhibit characteristic; wordlines; Arrays; Decoding; Flash memory; Logic gates; Thin film transistors; Three dimensional displays;
Conference_Titel :
Memory Workshop (IMW), 2012 4th IEEE International
Conference_Location :
Milan
Print_ISBN :
978-1-4673-1079-6
DOI :
10.1109/IMW.2012.6213641