DocumentCode :
2282819
Title :
Mobility Enhancement of Peripheral PMOSFET Using e-SiGe Source and Drain in Sub-50nm DRAM
Author :
Park, Jeong-Soo ; Son, Yun-Ik ; Lee, Yu-Jun ; Nam, Ki-Bong ; Kwak, Byung-Il ; Lee, Young-Ho ; Kim, Jae-Young ; Cha, Seon-Yong ; Jeong, Jae-Goan ; Hong, Sung-Joo
Author_Institution :
R&D Div., Hynix Semicond. Inc., Icheon, South Korea
fYear :
2012
fDate :
20-23 May 2012
Firstpage :
1
Lastpage :
4
Abstract :
The mobility enhanced pMOS transistors have been successfully implemented into sub-50nm DRAM for the first time. The uni-axial strained channels were embodied by filling the recessed source/drain with epitaxial SiGe film. Mobility boosting and reduced external resistance enabled pMOS transistors to increase saturation current by 20%, and retarded boron diffusion reduced DIBL by 17mV/V compared to control process without degradation of DRAM cell data retention time characteristics. The local variation of threshold voltage is suppressed to the same level of control process. The hot electron induced punch-through (HEIP) degradation can be controlled to negligible degree.
Keywords :
DRAM chips; Ge-Si alloys; MOSFET; semiconductor epitaxial layers; semiconductor materials; DIBL reduction; DRAM cell data retention time characteristics; HEIP degradation; SiGe; drain source; e-SiGe source; external resistance reduction; hot electron induced punch-through degradation; mobility enhancement; pMOS transistors; peripheral PMOSFET; retarded boron diffusion; size 50 nm; Degradation; Epitaxial growth; MOSFETs; Process control; Random access memory; Silicon germanium; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Memory Workshop (IMW), 2012 4th IEEE International
Conference_Location :
Milan
Print_ISBN :
978-1-4673-1079-6
Type :
conf
DOI :
10.1109/IMW.2012.6213662
Filename :
6213662
Link To Document :
بازگشت