DocumentCode :
228287
Title :
Data compression using Shannon-fano algorithm implemented by VHDL
Author :
Vaidya, Mahesh ; Walia, Ekjot Singh ; Gupta, Arpan
Author_Institution :
Dept. of Electr. Eng., Shiv Nadar Univ., Noida, India
fYear :
2014
fDate :
1-2 Aug. 2014
Firstpage :
1
Lastpage :
5
Abstract :
In digital communication while transmit the data it is well desire that the transmitting data bits should be as minimum as possible, so to compress the data there are several technique used. In this paper we have implemented a Shannon-fano algorithm for data compression through VHDL coding. Using VHDL implementation we can easily observe that how many bits we can save or how much data gets compressed during transmission, and we can also see the encoding of the respective symbol of transmit data. In the field of data compression the Shannon-fano algorithm is used, this algorithm is also used in an implode compression method which are used in zip file or .rar format. To implement this algorithm in VHDL we use ModelSim SE 6.4 simulators and to synthesize these code Quartus-II tool has been used.
Keywords :
data compression; hardware description languages; probability; ModelSim SE 6.4 simulator; Quartus-II tool; Shannon-fano algorithm; VHDL coding; data compression; Libraries; Registers; ALUT; I/O; ModelSim SE 6.4; Quartus-II; RTL; Shannon-fano; VHDL;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advances in Engineering and Technology Research (ICAETR), 2014 International Conference on
Conference_Location :
Unnao
ISSN :
2347-9337
Type :
conf
DOI :
10.1109/ICAETR.2014.7012798
Filename :
7012798
Link To Document :
بازگشت