DocumentCode :
2283358
Title :
Thermal Herding: Microarchitecture Techniques for Controlling Hotspots in High-Performance 3D-Integrated Processors
Author :
Puttaswamy, Kiran ; Loh, Gabriel H.
Author_Institution :
Sch. of Electr. & Comput. Eng., Georgia Inst. of Technol.
fYear :
2007
fDate :
10-14 Feb. 2007
Firstpage :
193
Lastpage :
204
Abstract :
3D integration technology greatly increases transistor density while providing faster on-chip communication. 3D implementations of processors can simultaneously provide both latency and power benefits due to reductions in critical wires. However, 3D stacking of active devices can potentially exacerbate existing thermal problems. In this work, we propose a family of thermal herding techniques that (1) reduces 3D power density and (2) locates a majority of the power on the top die closest to the heat sink. Our 3D/thermal-aware microarchitecture contributions include a significance-partitioned datapath that places the frequently switching 16-bits on the top die, a 3D-aware instruction scheduler allocation scheme, an address memorization approach for the load and store queues, a partial value encoding for the L1 data cache, and a branch target buffer that exploits a form of frequent partial value locality in target addresses. Compared to a conventional planar processor, our 3D processor achieves a 47.9% frequency increase which results in a 47.0% performance improvement (min 7%, max 77% on individual benchmarks), while simultaneously reducing total power by 20% (min 15%, max 30%). Without our thermal herding techniques, the worst-case 3D temperature increases by 17 degrees. With our thermal herding techniques, the temperature increase is only 12 degrees (29% reduction in the 3D worst-case temperature increase)
Keywords :
cache storage; microprocessor chips; parallel architectures; processor scheduling; system-on-chip; 3D power density; 3D-aware instruction scheduler allocation; 3D-integrated processors; 3D/thermal-aware microarchitecture; L1 data cache; address memorization; branch target buffer; on-chip communication; significance-partitioned datapath; thermal herding; Communication system control; Delay; Encoding; Heat sinks; Microarchitecture; Processor scheduling; Stacking; Temperature; Thermal loading; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High Performance Computer Architecture, 2007. HPCA 2007. IEEE 13th International Symposium on
Conference_Location :
Scottsdale, AZ
Print_ISBN :
1-4244-0805-9
Electronic_ISBN :
1-4244-0805-9
Type :
conf
DOI :
10.1109/HPCA.2007.346197
Filename :
4147660
Link To Document :
بازگشت