DocumentCode :
228586
Title :
ASIC implementation of a high speed error tolerant adder
Author :
Anand, N. ; Joseph, George ; Oommen, Suwin Sam ; Sivasankaran, K.
Author_Institution :
Sch. of Electron. Eng., VIT Univ., Vellore, India
fYear :
2014
fDate :
13-14 Feb. 2014
Firstpage :
1
Lastpage :
4
Abstract :
Adders are inevitable components in digital system design and embedded applications. The performance parameters of adders play a vital role in maximizing the efficiency of these applications. The necessity of error-tolerant circuits was prefigured in the 2003 International Technology Roadmap for Semiconductors (ITRS). Earlier works that deal with error-tolerance include flagged prefix adder and fixed width multiplier that have failed to achieve significant progress in their performance. The error tolerant adder can enhance the speed of computation by compromising on accuracy. This paper presents high speed error tolerant adder. The results show that proposed ETA attains 16% improvement in speed compared to its counterpart. The design was implemented using 180nm TSMC library.
Keywords :
adders; application specific integrated circuits; logic design; 2003 ITRS; 2003 International Technology Roadmap for Semiconductors; ASIC implementation; TSMC library; digital system design; embedded applications; error-tolerant circuits; fixed width multiplier; flagged prefix adder; high speed error tolerant adder; Adders; Delays; Indexes; Libraries; Radio access networks; Adders; accuracy; delay; error tolerance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics and Communication Systems (ICECS), 2014 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4799-2321-2
Type :
conf
DOI :
10.1109/ECS.2014.6892685
Filename :
6892685
Link To Document :
بازگشت