Title :
Effective and efficient technique for power reduction by Multi-bit flip-flops
Author :
Dhivya, V. ; Prakasam, P.
Author_Institution :
VLSI Design, Tagore Inst. of Eng. & Technol., Attur, India
Abstract :
Power consumption plays a vital role in modern nanometer IC design. Clocking takes a foremost part of total chip power. Clock power can reduce by replacing a number of flip-flops with Multi-bit flip-flops. This paper proposes a efficient technique for designing a multi-bit flip-flop. It has main three approaches. After identifying the mergeable flip-flops, the combination of flip-flop table provided by a library has been build. Finally the possible flip-flops can be merged. The performance has been compared with existing scheme and it can reduce 21% of clock power.
Keywords :
flip-flops; logic design; low-power electronics; clock power; multibit flip flops; nanometer IC design; power consumption; power reduction; Clocks; Computers; Educational institutions; Flip-flops; Optimization; Spirals; Very large scale integration; Clock power; Low power VLSI; Multi-bit flip flop;
Conference_Titel :
Electronics and Communication Systems (ICECS), 2014 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4799-2321-2
DOI :
10.1109/ECS.2014.6892702