Title :
High-radix parallel dividers for VLSI signal processing
Author :
Aoki, Takafumi ; Tokoyo, Hiroshi ; Higuchi, Tatsuo
Author_Institution :
Graduate Sch. of Inf. Sci., Tohoku Univ., Sendai, Japan
fDate :
30 Oct-1 Nov 1996
Abstract :
This paper presents a unified approach for designing high-radix dividers for on-line signal and data processing applications. It has long been recognized that the use of higher radices makes possible the reduction of computational steps in the division process. However most of the conventional high-radix algorithms are not suited for designing high-speed parallel dividers since they require lookup tables for selecting the quotient digits. We present a high-radix divider design that does not assume the use of lookup tables and is applicable to arbitrary radices. By prescaling the operands and converting the representation of each partial remainder into partially non-redundant representation, the quotient digit can be obtained directly from the integer part of the partial remainder. This paper also discusses the design of a radix-8 fully parallel divider as an example
Keywords :
VLSI; digital arithmetic; digital signal processing chips; dividing circuits; parallel algorithms; VLSI signal processing; computational steps reduction; high radix parallel dividers; high-radix algorithms; high-speed parallel dividers; online signal and data processing; online signal processing; operands prescaling; partial remainder; partially nonredundant representation; quotient digit; radix-8 fully parallel divider; Algorithm design and analysis; Complexity theory; Data processing; Hardware; Microprocessors; Signal design; Signal processing; Signal processing algorithms; Table lookup; Very large scale integration;
Conference_Titel :
VLSI Signal Processing, IX, 1996., [Workshop on]
Conference_Location :
San Francisco, CA
Print_ISBN :
0-7803-3134-6
DOI :
10.1109/VLSISP.1996.558306