DocumentCode :
2286601
Title :
An accelerated digital CNN-UM (CASTLE) architecture by using the pipe-line technique
Author :
Hidvégi, Timót ; Keresztes, Péter ; Solgay, P.
Author_Institution :
Comput. & Autom. Inst., Hungarian Acad. of Sci., Budapest, Hungary
fYear :
2002
fDate :
22-24 Jul 2002
Firstpage :
355
Lastpage :
362
Abstract :
Different CNN-UM architecture implementations, analog and emulated digital, were developed. The emulated digital architecture (CASTLE) is accurate but slower than the analog CNN-UMs. It is generally disadvantageous especially if transient computing is critical. The operation speed of the emulated digital implementations, namely CASTLE, can be increased significantly using the pipeline technique. This solution is analyzed with respect to area, time, etc. These arithmetic cores were tested and simulated using a VIRTEX FPGA development system.
Keywords :
cellular neural nets; field programmable gate arrays; neural net architecture; pipeline arithmetic; CASTLE; VIRTEX FPGA development system; accelerated digital CNN-UM architecture; analog architecture; arithmetic cores; emulated digital architecture; pipeline technique; transient computing; Acceleration; Arithmetic; Automation; Cellular neural networks; Computational modeling; Computer architecture; Field programmable gate arrays; Image processing; Registers; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Cellular Neural Networks and Their Applications, 2002. (CNNA 2002). Proceedings of the 2002 7th IEEE International Workshop on
Print_ISBN :
981-238-121-X
Type :
conf
DOI :
10.1109/CNNA.2002.1035070
Filename :
1035070
Link To Document :
بازگشت