DocumentCode :
2286903
Title :
Reducing the Sub-threshold and Gate-tunneling Leakage of SRAM Cells using Dual-Vt and Dual-Tox Assignment
Author :
Amelifard, B. ; Fallah, F. ; Pedram, Massoud
Author_Institution :
Dept. of EE-Syst., Southern California Univ., Los Angeles, CA
Volume :
1
fYear :
2006
fDate :
6-10 March 2006
Firstpage :
1
Lastpage :
6
Abstract :
Aggressive CMOS scaling results in low threshold voltage and thin oxide thickness for transistors manufactured in very deep submicron regime. As a result, reducing the subthreshold and gate-tunneling leakage currents has become one of the most important criteria in the design of VLSI circuits. This paper presents a method based on dual-V t and dual-Tox assignment to reduce the total leakage power dissipation of SRAMs while maintaining their performance. The proposed method is based on the observation that the read and write delays of a memory cell in an SRAM block depend on the physical distance of the cell from the sense amplifier and the decoder. Thus, the idea is to deploy different types of six-transistor SRAM cells corresponding to different threshold voltage and oxide thickness assignments for the transistors. Unlike other techniques for low-leakage SRAM design, the proposed technique incurs neither area nor delay overhead. In addition, it results in a minor change in the SRAM design flow. Simulation results with a 65 nm process demonstrate that this technique can reduce the total leakage power dissipation of a 64 Kb SRAM by more than 50%
Keywords :
CMOS memory circuits; SRAM chips; VLSI; integrated circuit design; logic design; tunnelling; 65 nm; SRAM cells; VLSI circuit design; gate-tunneling leakage; integrated circuit design; low-leakage SRAM design; memory cell; sub-threshold tunneling leakage; thin oxide thickness; threshold voltage; very deep submicron regime; write delays; Circuits; Decoding; Delay; Leakage current; Manufacturing; Power dissipation; Random access memory; Read-write memory; Threshold voltage; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe, 2006. DATE '06. Proceedings
Conference_Location :
Munich
Print_ISBN :
3-9810801-1-4
Type :
conf
DOI :
10.1109/DATE.2006.243896
Filename :
1657036
Link To Document :
بازگشت