DocumentCode :
228756
Title :
Implementation of clock gating technique and performing power analysis for processor engine (ALU) in network processors
Author :
Kulkarni, Roopa ; Kulkarni, S.Y.
Author_Institution :
Dept. of Electron. & Commun. Eng., KLS Gogte Inst. of Technol., Belgaum, India
fYear :
2014
fDate :
13-14 Feb. 2014
Firstpage :
1
Lastpage :
5
Abstract :
Power dissipation is a bottleneck in the design of high speed synchronous systems operating at high frequency. Thus, clock signals have been a great source of power dissipation because of high frequency and heavy packet traffic in the network routers. Clock signals do not carry any information used for computation and only used for synchronization, but, the power dissipated is significant. In a Network Processor (NP) consisting of more than one processing elements (PE), not all are functioning at the same time, but connected to the clock signal dissipate power. Hence, the clock gating (CG) technique can to applied to these PEs. In this paper as a initial step to the design of such PEs the CG is applied to a 16-bit ALU. The design is simulated using QuestaSim power aware simulator, implemented and synthesized using Precision synthesis tool on a 45nm Spartan 6 FPGA. Power analysis is carried out using Xilinx XPower analyzer. Reduction in Clock and dynamic power is observed for lower frequencies but for high frequency the target device has the limitation. The design is optimized for power and area.
Keywords :
field programmable gate arrays; power aware computing; ALU processor engine; CG technique; NP; PE; Precision synthesis tool; QuestaSim power aware simulator; Spartan 6 FPGA; Xilinx XPower analyzer; arithmetic-and-logic unit; clock gating technique; clock power reduction; clock signals; dynamic power reduction; field programmable gate array; high speed synchronous systems; network processors; power analysis; power dissipation; processing elements; Clocks; Lead; Logic gates; Table lookup; Clock gating; dynamic power; network processors; power dissipation; processing elements;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics and Communication Systems (ICECS), 2014 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4799-2321-2
Type :
conf
DOI :
10.1109/ECS.2014.6892770
Filename :
6892770
Link To Document :
بازگشت