DocumentCode :
2287957
Title :
Designing HIPAOC: High Performance Architecture On Chip
Author :
Beltrán, Marta ; Guzmán, Antonio
Author_Institution :
DATCCCIA, Rey Juan Carlos Univ., Madrid
fYear :
2008
fDate :
11-13 June 2008
Firstpage :
233
Lastpage :
236
Abstract :
New high performance architectures combining high and low level techniques are widely used today, and FPGA-based designs offer excellent platforms for this kind of systems. There are a lot of multiprocessor systems implemented on FPGApsilas but they are very often application and platform specific. This paper describes the HIPAOC (high performance architecture on chip) system, a general purpose and reconfigurable high performance architecture implemented on a single FPGA. The proposed design is application and platform independent and furthermore, two different memory models, shared or distributed memory, can be used depending on the designer requirements. Therefore it is not only a multiprocessor on chip, it can be a multicomputer on chip too.
Keywords :
field programmable gate arrays; logic design; microprocessor chips; FPGA; HIPAOC; distributed memory; high performance architecture on chip; multiprocessor systems; Application software; Control systems; Coprocessors; Costs; Field programmable gate arrays; Hardware; LAN interconnection; Multiprocessing systems; Software design; System-on-a-chip; Hardware/software codesign; Multiprocessor on-chip; Reconfigurable systems;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial Embedded Systems, 2008. SIES 2008. International Symposium on
Conference_Location :
Le Grande Motte
Print_ISBN :
978-1-4244-1994-4
Electronic_ISBN :
978-1-4244-1995-1
Type :
conf
DOI :
10.1109/SIES.2008.4577706
Filename :
4577706
Link To Document :
بازگشت