Title :
Rigorous topography simulation of contamination to defect transformation
Author :
Xiaolei Li ; Strojwas, A. ; Swecker, A. ; Milor, L. ; Yung-Tao Lin
Author_Institution :
Dept. of Electr. & Comput. Eng., Carnegie Mellon Univ., Pittsburgh, PA, USA
Abstract :
Particulate contamination deposited on silicon wafers is typically the dominant reason for yield loss in VLSI manufacturing. The transformation of contaminating particles into defects and then electrical faults is a very complex process which depends on the defect location, size, material and the underlying IC topography. Rigorous 2D and 3D topography simulators based on the waveguide method have been developed to allow the prediction and correlation of the critical physical parameters (material, size and location) of contamination in the manufacturing process to device defects. The results of a large number of defect samples simulated using the above approach were compared with data gathered from the AMD-Sunnyvale fabline. A good match was obtained indicating the accuracy of this method which provided a framework for developing contamination to defect propagation/growth macromodels.
Keywords :
semiconductor process modelling; surface contamination; surface topography; AMD-Sunnyvale fabline; IC topography simulation; Si; VLSI manufacturing yield; electrical fault; particulate contamination to defect transformation; silicon wafer; waveguide method; Contamination; Etching; Inspection; Lithography; Manufacturing processes; Optical propagation; Optical waveguides; Predictive models; Surfaces; Very large scale integration;
Conference_Titel :
Simulation of Semiconductor Processes and Devices, 1997. SISPAD '97., 1997 International Conference on
Conference_Location :
Cambridge, MA, USA
Print_ISBN :
0-7803-3775-1
DOI :
10.1109/SISPAD.1997.621407