DocumentCode :
2289866
Title :
Conditional sum block for high sparse adders
Author :
Phaneendra, P. Sai ; Veeramachaneni, Sreehari ; Muthukrishnan, N. Moorthy ; Srinivas, M.B.
Author_Institution :
Dept. of Electr. Eng., Birla Inst. of Technol. & Sci.-Pilani, Hyderabad, India
fYear :
2011
fDate :
6-7 Oct. 2011
Firstpage :
110
Lastpage :
114
Abstract :
Sparse tree adders are used for energy efficient and high speed addition operation in microprocessors. However, when the operand length increases, sparse tree adder will have the problem of fan-out and/or wiring in the carry generation network as in prefix adders. Increase in the sparseness will be a solution for this problem. But, Adders with higher sparseness have high fan-out and complex conditional sum computation blocks, which acts as a bottle neck. This paper presents a modified prefix adder with late carry-in which has less fan-out and can be used as sum computation blocks in sparse adders. Sparse tree adders using the proposed sum computation block and with other existing sum computation blocks have been implemented and compared. The proposed design results in reduced power-delay product and area when compared to existing designs.
Keywords :
adders; microprocessor chips; conditional sum block; energy efficient; high sparse adders; high speed addition operation; microprocessors; modified prefix adder; sparse tree adders; Adders; Complexity theory; Computers; Delay; Loading; Very large scale integration; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics and Electronics (PrimeAsia), 2011 Asia Pacific Conference on Postgraduate Research in
Conference_Location :
Macau
ISSN :
2159-2144
Print_ISBN :
978-1-4577-1608-9
Type :
conf
DOI :
10.1109/PrimeAsia.2011.6075083
Filename :
6075083
Link To Document :
بازگشت