DocumentCode :
2289964
Title :
Memory efficient LDPC decoder design
Author :
Yao, Yuan ; Liang, Wei ; Ye, Fan ; Ren, Junyan
Author_Institution :
State Key Lab. of ASIC & Syst., Fudan Univ., Shanghai, China
fYear :
2011
fDate :
6-7 Oct. 2011
Firstpage :
127
Lastpage :
130
Abstract :
Hardware complexity of LDPC decoders, which is caused by storage and processing of massive information, is the major reason that encumbers LDPC codes from widely application. Reducing the quantization word length of decoding information can effectively decrease the hardware complexity. But for the absolute value of information keeps increasing during decoding, short word length with finite quantization ranges will lead to serious saturation errors and damage decoding performance. Two quantization schemes is proposed in this paper to reduce the number of memory bits required by decoder design by using short word length while guarantee bit-error-rate (BER) performance. Results shows that these two quantization schemes can simplify the hardware complexity with very little loss of decoding performance.
Keywords :
decoding; error statistics; parity check codes; bit-error-rate; hardware complexity; memory efficient LDPC decoder design; quantization schemes; short word length; Bit error rate; Complexity theory; Decoding; Hardware; Iterative decoding; Quantization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics and Electronics (PrimeAsia), 2011 Asia Pacific Conference on Postgraduate Research in
Conference_Location :
Macau
ISSN :
2159-2144
Print_ISBN :
978-1-4577-1608-9
Type :
conf
DOI :
10.1109/PrimeAsia.2011.6075087
Filename :
6075087
Link To Document :
بازگشت