DocumentCode :
2292010
Title :
Four phase clocking rule for energy efficient digital circuits — An adiabatic concept
Author :
Yadav, Rakesh Kumar ; Rana, Ashwani K. ; Chauhan, Shweta ; Ranka, Deepesh ; Yadav, Kamalesh
Author_Institution :
Dept. of Electron. & Commun., Nat. Inst. of Technol., Hamirpur, Hamirpur, India
fYear :
2011
fDate :
15-17 Sept. 2011
Firstpage :
209
Lastpage :
214
Abstract :
The energy consumption issue is efficiently addressed by adiabatic switching technique in design of low power digital circuits. Adiabatic switching technique offers the reducing in energy dissipation during switching events and recycling the load capacitance energy instead of dissipated as heat. But adiabatic circuits highly depend upon power clock and parameter variations. With the help of clocking rule, the digital circuits such as inverter and inverter chain are designed for adiabatic techniques, 2N-2N2P, Efficient Charge Recovery Logic (ECRL), Positive Feedback Adiabatic Logic (PFAL) and Clocked Adiabatic Logic (CAL) using TSPICE simulation. The results show high energy savings as compared to CMOS circuits in specified frequency range.
Keywords :
CMOS logic circuits; clocks; digital circuits; 2N-2N2P; CAL; CMOS circuits; ECRL; PFAL; TSPICE simulation; adiabatic switching technique; clocked adiabatic logic; efficient charge recovery logic; energy consumption; energy dissipation; energy efficient digital circuits; four phase clocking rule; load capacitance energy; parameter variations; positive feedback adiabatic logic; CMOS integrated circuits; Capacitance; Clocks; Energy dissipation; Integrated circuit modeling; Inverters; Logic gates; Clocking rule; adiabatic switching; equivalent model; power clock;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer and Communication Technology (ICCCT), 2011 2nd International Conference on
Conference_Location :
Allahabad
Print_ISBN :
978-1-4577-1385-9
Type :
conf
DOI :
10.1109/ICCCT.2011.6075195
Filename :
6075195
Link To Document :
بازگشت