DocumentCode :
2293600
Title :
Exploration of energy efficient acceleration concepts for the ROHCv2 in LTE handsets
Author :
Szczesny, David ; Traboulsi, Shadi ; Bruns, Felix ; Hessel, Sebastian ; Bilgic, Attila
Author_Institution :
Inst. for Integrated Syst., Ruhr-Univ. Bochum, Bochum, Germany
fYear :
2011
fDate :
15-17 June 2011
Firstpage :
232
Lastpage :
237
Abstract :
In this paper, we present different acceleration concepts for the Robust Header Compression version 2 (ROHCv2) algorithms in Long Term Evolution (LTE) handsets. First, we explore the potential performance improvements and energy savings by adopting scratchpad memories at various sizes. Second, dedicated hardware accelerators with different data transfer modes are compared in terms of processing speed and energy efficiency on system level. By applying a virtual prototyping methodology with a proprietary filter module, we are able to investigate these two approaches within a state-of-the-art ARM based mobile phone platform at real software loads. Additionally, combined measurements of the execution time together with an estimation of the energy, that is consumed in the memory and the bus architecture, are performed. With reasonably dimensioned scratchpad memories (16 kB for instructions and data respectively), maximum speedups and energy savings both of approximately 60% are achieved depending on the cache sizes in the embedded processor. Even better performance, especially in combination with big caches, is reached with a dedicated ROHCv2 hardware accelerator supporting the processing of several packets at once in a so called list mode. Compared to the pure software case, the execution time and the energy consumption are both improved by up to 80% at small caches and still amount to more than 40% and almost 30% at big caches, respectively.
Keywords :
Long Term Evolution; data compression; microprocessor chips; mobile handsets; virtual prototyping; ARM based mobile phone platform; LTE handsets; Long Term Evolution; data transfer modes; dedicated ROHCv2 hardware accelerator; embedded processor; energy consumption; energy efficient acceleration concepts; energy savings; proprietary filter module; robust header compression version 2; scratchpad memory; virtual prototyping methodology; Acceleration; Computer architecture; Context; Hardware; Mobile handsets; Protocols; Software;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial Embedded Systems (SIES), 2011 6th IEEE International Symposium on
Conference_Location :
Vasteras
Print_ISBN :
978-1-61284-818-1
Electronic_ISBN :
978-1-61284-819-8
Type :
conf
DOI :
10.1109/SIES.2011.5953666
Filename :
5953666
Link To Document :
بازگشت