DocumentCode :
2294618
Title :
High speed data bus design validation
Author :
Stevens, Rick
Author_Institution :
Unisys Corp., St. Paul, MN, USA
fYear :
1991
fDate :
20-24 May 1991
Firstpage :
197
Abstract :
The SAE Linear Implementation Task Group has developed the SAE Linear Token Passing Multiplex Data Bus Standard (AS4074.1). A validation plan which will define the test requirements for determining that an implementation of the standard meets the requirements of SAE AS4074.1 is discussed. Once completed, the test requirements contained in this plan will be executed on bus interface units (BIUs) for validation purposes. The author describes the use of a validation model that incorporates many of the capabilities of the validation test plan. This model can also be thought of as a VHDL (VHSIC Hardware Description Language) behavioral representation of the SAE Linear Token Passing Multiplex Data Bus Standard. It is tightly coupled to the standard and provides a model that can be used during the BIU development to validate the design
Keywords :
computer interfaces; data communication equipment; digital simulation; multiplexing equipment; protocols; specification languages; standards; SAE AS4074.1; SAE Linear Token Passing Multiplex Data Bus Standard; VHDL; VHSIC Hardware Description Language; bus interface units; validation model; validation test plan; Aerospace electronics; Costs; Government; Hardware design languages; Humans; Process design; Standards development; Testing; Very high speed integrated circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Aerospace and Electronics Conference, 1991. NAECON 1991., Proceedings of the IEEE 1991 National
Conference_Location :
Dayton, OH
Print_ISBN :
0-7803-0085-8
Type :
conf
DOI :
10.1109/NAECON.1991.165746
Filename :
165746
Link To Document :
بازگشت