DocumentCode :
2295397
Title :
A parallel architecture for rapid prototyping of mechatronic algorithms by exploiting implicit fine-grain parallelism
Author :
Doan, M.-D. ; Glesner, M.
Author_Institution :
Inst. for Microelectron. Syst., Tech. Hochschule Darmstadt, Germany
fYear :
1996
fDate :
30 Oct-1 Nov 1996
Firstpage :
303
Lastpage :
312
Abstract :
The paper presents an array architecture for rapid prototyping of mechatronic algorithms. The requirements for high throughput of arbitrary irregular real-time algorithms are supported by adopting the data-driven principle, exploiting the implicit fine grain parallelism, providing a high degree of scalability, and offering large flexibility in system configuration. Interconnection between neighboring processing elements of the array is implemented by a static hardware controlled network, whereas communication between spatial separated elements is provided by two dynamic global networks. Besides an overview of the architecture design, an algorithm mapping example illustrates implementation of a time-critical mechatronic application using the novel wavefront mapping algorithm
Keywords :
mechatronics; parallel algorithms; parallel architectures; real-time systems; reconfigurable architectures; signal processing; software prototyping; algorithm mapping; architecture design; array architecture; data-driven principle; digital signal processing; dynamic global networks; high-throughput arbitrary irregular real-time algorithms; implicit fine-grain parallelism; mechatronic algorithms; neighboring processing element interconnection; parallel architecture; rapid prototyping; scalability; spatial separated element communication; static hardware controlled network; system configuration flexibility; time-critical mechatronic application; wavefront mapping algorithm; Algorithm design and analysis; Communication system control; Hardware; Mechatronics; Parallel architectures; Prototypes; Real time systems; Scalability; Throughput; Time factors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Signal Processing, IX, 1996., [Workshop on]
Conference_Location :
San Francisco, CA
Print_ISBN :
0-7803-3134-6
Type :
conf
DOI :
10.1109/VLSISP.1996.558363
Filename :
558363
Link To Document :
بازگشت