DocumentCode :
2296735
Title :
Timing verification of the 21264: A 600 MHz full-custom microprocessor
Author :
Shriver, Emily J. ; Hall, Dale H. ; Nassif, Nevine ; Rahman, Nadir E. ; Rethman, Nicholas L. ; Watt, Gill ; Farrell, James A.
Author_Institution :
Compaq Comput. Corp., Shrewsbury, MA, USA
fYear :
1998
fDate :
5-7 Oct 1998
Firstpage :
96
Lastpage :
103
Abstract :
We present a new timing verification methodology that was used successfully to verify the Digital 21264 Alpha microprocessor. The 21264 design team devised a minimally constrained, aggressive circuit design style with a complex clocking methodology that demanded the creation of a versatile verification tool. We introduce a tool designed for minimum and maximum timing verification of critical and race paths on full-custom circuits. This tool employs sophisticated circuit classification algorithms, a large family of delay estimation techniques, and various path traversal strategies. First pass silicon of the 21264 microprocessor successfully ran multiple operating systems and no timing problems were identified
Keywords :
delay estimation; logic design; microprocessor chips; timing; 600 MHz full-custom microprocessor; Digital 21264 Alpha microprocessor; aggressive circuit design; complex clocking methodology; delay estimation; full-custom circuits; path traversal strategies; race paths; timing verification; verification tool; Circuit synthesis; Clocks; Delay estimation; Latches; Logic circuits; Logic functions; Microprocessors; Operating systems; Tiles; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1998. ICCD '98. Proceedings. International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-8186-9099-2
Type :
conf
DOI :
10.1109/ICCD.1998.727029
Filename :
727029
Link To Document :
بازگشت