DocumentCode :
2296849
Title :
Area-oriented synthesis for pass-transistor logic
Author :
Chaudhry, Rajat ; Liu, Tai-Hung ; Aziz, Adnan ; Burns, Jeffrey L.
Author_Institution :
Dept. of Electr. & Comput. Eng., Texas Univ., Austin, TX, USA
fYear :
1998
fDate :
5-7 Oct 1998
Firstpage :
160
Lastpage :
167
Abstract :
Pass Transistor Logic (PTL) circuits have been successfully used to implement digital ICs which are smaller, faster, and more energy efficient than static CMOS implementations of the same designs. Thus far, most PTL implementations have been handcrafted; as such, designer acceptance of PTL has been limited. In this paper, we develop efficient algorithms for automated synthesis of high quality PTL designs. Our approach is based on the use of Binary Decision Diagrams (BDDs) to represent logic functions. We present several BDD optimization techniques targeting minimum area PTL implementations. We compare our results with prior work on PTL synthesis; we also provide comparison between synthesized static CMOS and synthesized PTL at the layout level for control logic from a commercial microprocessor
Keywords :
binary decision diagrams; digital integrated circuits; logic design; area-oriented synthesis; automated synthesis; binary decision diagrams; control logic; digital ICs; logic functions; pass-transistor logic; synthesized PTL; synthesized static CMOS; Algorithm design and analysis; Binary decision diagrams; Boolean functions; CMOS digital integrated circuits; CMOS logic circuits; Circuit synthesis; Data structures; Energy efficiency; Logic design; Logic functions;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1998. ICCD '98. Proceedings. International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-8186-9099-2
Type :
conf
DOI :
10.1109/ICCD.1998.727037
Filename :
727037
Link To Document :
بازگشت