DocumentCode
2298068
Title
A novel architecture and processor-level design based on a new matching criterion for video compression
Author
Yeo, Hangu ; Yu Hen Hu
Author_Institution
Dept. of Electr. & Comput. Eng., Wisconsin Univ., Madison, WI, USA
fYear
1996
fDate
30 Oct-1 Nov 1996
Firstpage
448
Lastpage
457
Abstract
In this paper, architectures which can support the block-based real time motion estimation of video signals using various search methods have been presented. The design efforts are focused on the processor-level design with a new matching criterion. With the new binary level matching criterion which performs a bit-wise comparison instead of the conventional eight-bit addition/subtraction, we could achieve a simple processor-level design with fewer input/output lines and lower power consumption
Keywords
VLSI; data compression; digital signal processing chips; image matching; motion estimation; real-time systems; search problems; video coding; architecture; binary level matching criterion; bit-wise comparison; block-based real time motion estimation; input/output lines; matching criterion; power consumption; processor-level design; search methods; video compression; video signals; Computer architecture; Energy consumption; HDTV; High definition video; Motion estimation; Process design; Redundancy; Search methods; Video compression; Video on demand;
fLanguage
English
Publisher
ieee
Conference_Titel
VLSI Signal Processing, IX, 1996., [Workshop on]
Conference_Location
San Francisco, CA
Print_ISBN
0-7803-3134-6
Type
conf
DOI
10.1109/VLSISP.1996.558378
Filename
558378
Link To Document