Title :
Buffer size driven partitioning for HW/SW co-design
Author :
Lin, Ta-Cheng ; Sait, Sadiq M. ; Cyre, Walling R.
Author_Institution :
IBM Microelectron., Austin, TX, USA
Abstract :
Partitioning is a very important task in hardware/software co-design. Generally the size of the edge cut-set is used to evaluate the communication cost. When communication between components is through buffered channels, the size of the edge cut-set is not adequate to estimate the buffer size. A second important factor to measure the quality of partitioning is the system delay. Most partitioning approaches use the number of nodes/functions in each partition as constraints and attempt to minimize the communication cost. The data dependencies among nodes/functions, and their delays are not considered. In this paper we present partitioning with two objectives: (1) buffer size, which is estimated by analyzing the data flow patterns of the CDFG, and solved as a clique partitioning problem, and (2) the system delay that is estimated using List Scheduling. We pose the problem as a combinatorial optimization and use an efficient non-deterministic search algorithm called Problem-Space Genetic Algorithm to search for the optimum. Results are compared with those produced by simulated annealing
Keywords :
hardware-software codesign; logic partitioning; combinatorial optimization; edge cut-set; hardware/software co-design; non-deterministic search; partitioning; Communication channels; Cost function; Delay estimation; Delay systems; Hardware; Microelectronics; Minerals; Partitioning algorithms; Petroleum; Registers;
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1998. ICCD '98. Proceedings. International Conference on
Conference_Location :
Austin, TX
Print_ISBN :
0-8186-9099-2
DOI :
10.1109/ICCD.1998.727118