DocumentCode :
2298738
Title :
Performance model for a prioritized multiple-bus multiprocessor system
Author :
Kurian, Lazy ; Liu, Yu-cheng
Author_Institution :
Comput. Sci. and Eng., Univ. of South Florida, Tampa, FL, USA
fYear :
1994
fDate :
26-29 Oct 1994
Firstpage :
577
Lastpage :
584
Abstract :
The performance of a shared memory multiprocessor system with a multiple-bus interconnection network is studied in this paper. The effect of bus and memory contention is modeled. An analytical model to evaluate the acceptance probability of each processor in such a system is presented. It is assumed that each processor in the system has a distinct priority assigned to it and that arbitration is based on priority. Whenever a request from a processor is rejected due to bus or memory conflicts, the request is resubmitted until granted. Effective memory bandwidth of the system is calculated based on acceptance probability. The accuracy of the analytical model is verified based on simulation results. Results from the model are compared against other models previously reported in literature. It is observed that the inaccuracy of the model measured in terms of error from simulation results is less than errors in previously reported studies
Keywords :
multiprocessor interconnection networks; parallel architectures; performance evaluation; shared memory systems; acceptance probability; bus contention; memory bandwidth; memory contention; multiple-bus interconnection network; multiple-bus multiprocessor system; shared memory multiprocessor; Analytical models; Bandwidth; Computer science; Equations; Multiprocessing systems; Multiprocessor interconnection networks; Network topology; Performance analysis; Petri nets; Probability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Processing, 1994. Proceedings. Sixth IEEE Symposium on
Conference_Location :
Dallas, TX
Print_ISBN :
0-8186-6427-4
Type :
conf
DOI :
10.1109/SPDP.1994.346120
Filename :
346120
Link To Document :
بازگشت