Title :
Design of a Low-Energy Nonvolatile Fully-Parallel Ternary CAM Using a Two-Level Segmented Match-Line Scheme
Author :
Matsunaga, Shoun ; Katsumata, Akira ; Natsui, Masanori ; Hanyu, Takahiro
Author_Institution :
Res. Inst. of Electr. Commun., Tohoku Univ., Sendai, Japan
Abstract :
A novel compact and static-power-free nonvolatile ternary content-addressable memory (TCAM) cell, where two-bit nonvolatile magnetic tunnel junction (MTJ) devices are stacked over the comparison logic circuit, is proposed for a high-density and ultra low-energy fully-parallel TCAM. The use of nonvolatile logic-in-memory circuit architecture makes it possible to realize 6T-2MTJ TCAM cell structure. The 144-bit word match-line is divided into two parts (first 10-bit and last 134-bit parts), which greatly reduces the dynamic power dissipation with small overhead of the switching delay. In fact, it is evaluated by the HSPICE simulation under a 90nm CMOS/MTJ technology that the search energy (power-delay product) of the proposed TCAM is reduced to 16 percent in comparison with that of a nonvolatile TCAM without using a segmented match-line scheme.
Keywords :
CMOS memory circuits; SPICE; content-addressable storage; logic circuits; low-power electronics; magnetic tunnelling; random-access storage; technology CAD (electronics); ternary logic; 6T-2MTJ TCAM cell structure; CMOS technology; HSPICE simulation; MTJ technology; comparison logic circuit; dynamic power dissipation; low-energy nonvolatile fully parallel ternary CAM; nonvolatile logic-in-memory circuit architecture; power-delay product; search energy; size 100 nm; size 90 nm; static power-free content addressable memory; switching delay; two-bit nonvolatile magnetic tunnel junction devices; two-level segmented match line scheme; word length 144 bit; word match line; Arrays; Magnetic tunneling; Microprocessors; Nonvolatile memory; Power dissipation; Transistors; Diode-Connected Transistor; Logic-in-Memory; Low-Power; MOS/MTJ-hybrid; Magnetic Tunnel Junction (MTJ); Pass Transistor; Power-Delay Product; Search Energy; Spintronics;
Conference_Titel :
Multiple-Valued Logic (ISMVL), 2011 41st IEEE International Symposium on
Conference_Location :
Tuusula
Print_ISBN :
978-1-4577-0112-2
Electronic_ISBN :
0195-623X
DOI :
10.1109/ISMVL.2011.41