DocumentCode :
2299687
Title :
A Testable Realization for Decimal Multipliers
Author :
Hirayama, Takashi ; Nishitani, Yasuaki ; Kitamura, Seiji
Author_Institution :
Dept. of Comput. Sci., Iwate Univ., Iwate, Japan
fYear :
2011
fDate :
23-25 May 2011
Firstpage :
248
Lastpage :
253
Abstract :
We propose a testable decimal multiplication circuit under the single cell fault model. The multiplier consists of iterative logic arrays of partial product generators and adders. We also give a set of test patterns to detect single faults in the circuit. The number of test patterns is proportional to that of the input digits of the multiplier, which is significantly smaller than the exponential number of test patterns required in non-testable circuits. This efficient testability is achieved only by as light change of the function in the partial product generators and an insertion of some testing inputs in the adders. No additional hardware modules are required in the proposed realization.
Keywords :
adders; circuit testing; design for testability; logic circuits; adders; decimal multipliers; partial product generators; single cell fault model; testable decimal multiplication circuit; Adders; Circuit faults; Computer architecture; Generators; Integrated circuit modeling; Logic arrays; Testing; decimal multiplication; design for test; logic synthesis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multiple-Valued Logic (ISMVL), 2011 41st IEEE International Symposium on
Conference_Location :
Tuusula
ISSN :
0195-623X
Print_ISBN :
978-1-4577-0112-2
Electronic_ISBN :
0195-623X
Type :
conf
DOI :
10.1109/ISMVL.2011.45
Filename :
5954241
Link To Document :
بازگشت