DocumentCode :
2301055
Title :
Analysis and evaluation of traffic-performance in a backtracked routing network-on-chip
Author :
Hong, P.T. ; Pham, Phi-Hung ; Tran, Xuan-Tu ; Kim, Chulwoo
Author_Institution :
Coll. of Technol., Vietnam Nat. Univ., Hanoi
fYear :
2008
fDate :
4-6 June 2008
Firstpage :
13
Lastpage :
17
Abstract :
VLSI designers recently have adopted micro network-on-chip (or NoC) as an emerged solution to design complex SoC system under stringent constraints pertaining cost, size, power consumption, and short time-to-market. Characterization of on-chip traffics and traffic-performance evaluation are necessary steps bringing comprehensive and effective NoC design. This paper presents an analysis and performance evaluation framework of backtracked routing Network-on-Chip that provides guaranteed and energy-efficient data transfer. Experimental results, under common and application-oriented synthetic traffics, figure out the performance in terms of latency and throughput and suggest a tradeoff to developers to map applications into a proposed NoC platform.
Keywords :
network-on-chip; telecommunication network routing; telecommunication traffic; NoC; SoC system design; backtracked routing network-on-chip; energy-efficient data transfer; power consumption; short time-to-market; traffic-performance; traffic-performance evaluation; Costs; Delay; Energy consumption; Energy efficiency; Network-on-a-chip; Performance analysis; Routing; Telecommunication traffic; Time to market; Very large scale integration; Network-on-Chip; network architecture; on-chip communication; on-chip traffics; performance evaluation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications and Electronics, 2008. ICCE 2008. Second International Conference on
Conference_Location :
Hoi an
Print_ISBN :
978-1-4244-2425-2
Electronic_ISBN :
978-1-4244-2426-9
Type :
conf
DOI :
10.1109/CCE.2008.4578925
Filename :
4578925
Link To Document :
بازگشت