DocumentCode :
2302166
Title :
A novel approach to the design and hardware implementation of high-speed digit-serial modified-Booth digital multipliers
Author :
Rao, Vishwas M. ; Nowrouzian, Behrouz
Author_Institution :
Dept. of Electr. & Comput. Eng., Calgary Univ., Alta., Canada
Volume :
3
fYear :
1997
fDate :
9-12 Jun 1997
Firstpage :
1952
Abstract :
This paper exploits the carry/borrow free properties of mixed signed-binary (SB) and two´s complement (TC) number arithmetic to arrive at a novel approach to the design and hardware implementation of high-speed digit-serial modified-Booth digital multipliers. The resulting modified-Booth digital multipliers employ the SB number format to represent the constituent partial product sum components while employing the TC number format to represent the corresponding partial product components, permitting mixed SB/TC computations in the intermediate stages of the digital multiplier. Moreover, they employ the IEEE Standard 754 for the digit-serial rounding of the resulting full-precision SE product followed by a fast digit-serial SE to TC number conversion to obtain the final single-precision TC result. The proposed digital multipliers permit very high throughputs for arbitrary values of the digit size, are highly combined area-cum-time efficient for large digit sizes, and lead to uniform VLSI implementations with highly localized interconnections. These multipliers have been parameterized at the gate level and have been successfully verified by using Viewlogic simulations for corresponding Actel 1.2 μm FPGA technology implementations
Keywords :
VLSI; digital arithmetic; field programmable gate arrays; logic design; multiplying circuits; 1.2 micron; Actel FPGA technology implementations; IEEE Standard 754; VLSI implementations; Viewlogic simulations; digit-serial multipliers; digit-serial rounding; hardware implementation; high-speed operation; highly localized interconnections; modified-Booth digital multipliers; partial product sum components; signed-binary number format; two´s complement number format; Clocks; Digital arithmetic; Digital signal processing; Drives; Field programmable gate arrays; Hardware; Pipeline processing; Throughput; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1997. ISCAS '97., Proceedings of 1997 IEEE International Symposium on
Print_ISBN :
0-7803-3583-X
Type :
conf
DOI :
10.1109/ISCAS.1997.621534
Filename :
621534
Link To Document :
بازگشت