Title :
Gate Leakage Effects on Yield and Design Considerations of PD/SOI SRAM Designs
Author :
Kanj, Rouwaida ; Joshi, Rajiv ; Sivagnaname, Jayakumaran ; Kuang, JB ; Acharyya, Dhruva ; Nguyen, Tuyet ; McDowell, Chandler ; Nassif, Sani
Author_Institution :
IBM Austin Res. Labs., TX
Abstract :
We present a critical study of the impact of gate tunneling currents on the yield of a 65nm PD/SOI SRAM cell. Gate-leakage tunneling currents are obtained from hardware measurements. It is shown that the gate-leakage impact on the cell yield can be non-monotonic, and is appreciable even for non-defective devices. It is also shown that further design optimizations such as the operating voltage or bitline loading can help alleviate the gate-leakage impact on yield. Mixture importance sampling is used to estimate yield, and threshold voltage variations to model random fluctuation effects are extrapolated from hardware
Keywords :
SRAM chips; integrated circuit design; silicon-on-insulator; SOI; SRAM designs; gate leakage effects; gate tunneling currents; hardware measurements; random fluctuation effects; Current measurement; Design optimization; Fluctuations; Gate leakage; Hardware; Monte Carlo methods; Random access memory; Threshold voltage; Tunneling; Yield estimation;
Conference_Titel :
Quality Electronic Design, 2007. ISQED '07. 8th International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-2795-7
DOI :
10.1109/ISQED.2007.83