DocumentCode :
2302372
Title :
FPGA based pipelined architecture for RC5 encryption
Author :
Bevi, A. Ruhan ; Sheshu, S.S.V. ; Malarvizhi, S.
Author_Institution :
Dept. of ECE, SRM Univ., India
fYear :
2012
fDate :
16-18 May 2012
Firstpage :
214
Lastpage :
219
Abstract :
The reconfigurable processors like FPGA are extensively used for cryptographic applications which have reduced the time to market of the hardware logic. This paper describes the high performance pipelined hardware implementation of RC5 algorithm in Xilinx Vertex II Pro FPGA with a 12-stage pipeline scheme that has achieved an encryption rate of 6.9 Gbps. The proposed design operates on 12 input data and a common key where each clock signal produces a partial single round encryption output. After 12 clocks cycles, the cipher text of the corresponding input data is derived at the output sequentially for every clock transition. The pipelined hardware was implemented and the efficiency was compared with the other versions of RC5.
Keywords :
cryptography; field programmable gate arrays; 12-stage pipeline scheme; FPGA-based pipelined architecture; RC5 encryption; Xilinx Vertex II Pro FPGA; cipher text; clock transition; cryptographic applications; hardware logic; high-performance pipelined hardware implementation; partial single-round encryption output; reconfigurable processors; Clocks; Encryption; Field programmable gate arrays; Hardware; Pipelines; Registers; RC5; block cipher; performance; pipeline;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital Information and Communication Technology and it's Applications (DICTAP), 2012 Second International Conference on
Conference_Location :
Bangkok
Print_ISBN :
978-1-4673-0733-8
Type :
conf
DOI :
10.1109/DICTAP.2012.6215353
Filename :
6215353
Link To Document :
بازگشت