DocumentCode :
2302729
Title :
Reducing EPL Alignment Errors for Large VLSI Layouts
Author :
Kumar, Yokesh ; Gupta, Prosenjit
Author_Institution :
Algorithms & Comput. Theor. Lab., Int. Inst. of Inf. Technol., Hyderabad
fYear :
2007
fDate :
26-28 March 2007
Firstpage :
233
Lastpage :
238
Abstract :
A leading candidate for next generation lithography at sub-micron levels is electron projection lithography (EPL). EPL uses very thin membranes on which layout features are placed. To provide rigidity to this thin membrane, support structures called struts are built into membrane which divide the membrane and layout into uniform sub-fields. These sub-fields must be stitched back together on the wafer by EPL process. Alignments errors are possible during the stitching back stage. To minimize these stitching errors, minimum number of layout features must be cut while partitioning the layout into sub-fields. This problem was identified and formulated by Tang et al. in ICCAD 2002 (Tang et al., 2002). However, all the proposed algorithms take O(N2) time and space in the worst case where N is the size of input. In this paper we present an improved O(N log N) solution to the mask layout partitioning for EPL process. The algorithm presented is found to be very fast on experimental data
Keywords :
VLSI; electron beam lithography; integrated circuit layout; EPL alignment errors reduction; electron projection lithography; large VLSI layouts; mask layout partitioning; stitching back stage; stitching errors; Biomembranes; Costs; Electrons; Lithography; Optical scattering; Page description languages; Partitioning algorithms; Throughput; Ultraviolet sources; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2007. ISQED '07. 8th International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-2795-7
Type :
conf
DOI :
10.1109/ISQED.2007.135
Filename :
4149040
Link To Document :
بازگشت