Title :
Processing High Volume Scan Test Results for Yield Learning
Author :
Crouch, Alfred L. ; Burlison, Phil ; Ciplickas, Dennis
Abstract :
Yield of nanometer-scale devices is increasingly challenging due to the increasing contribution of systematic defects that are affected by the product design itself. While inline inspection has been the conventional tool used to detect and isolate significant yield limiting mechanisms, there is a need to augment this information with the analysis of electrical test results obtained using electrical structural test of the final product. The biggest challenge is employing new methods and tools that can accommodate the voluminous amount of data that can accumulate during this process. This paper describes the methods and tools required to manage the data in both time and data-volume efficiency. The described methodology includes the levels of data accumulation and the processing at the various levels; at the tester, offline pre-processing to convert the electrical failures to the specific physical circuit elements causing the fault, and then to the yield management system
Keywords :
boundary scan testing; data analysis; integrated circuit yield; nanoelectronics; production testing; statistical analysis; data accumulation; electrical structural test; high volume scan test; inline inspection; nanometer-scale devices; systematic defects; yield learning; yield limiting mechanisms; yield management system; Circuit faults; Circuit testing; Delay; Fabrication; Information analysis; Inspection; Nanoscale devices; Product design; Production; System testing;
Conference_Titel :
Quality Electronic Design, 2007. ISQED '07. 8th International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-2795-7
DOI :
10.1109/ISQED.2007.126