DocumentCode :
23033
Title :
A Replica-Driving Technique for High Performance SC Circuits and Pipelined ADC Design
Author :
Chang-Kyo Lee ; Wan Kim ; Hyunwook Kang ; Seung-Tak Ryu
Author_Institution :
Dept. of Inf. & Commun. Eng., Korea Adv. Inst. of Sci. & Technol., Daejeon, South Korea
Volume :
60
Issue :
9
fYear :
2013
fDate :
Sept. 2013
Firstpage :
557
Lastpage :
561
Abstract :
This paper proposes a replica-driving technique that can be applied to implement low-power high-performance switched-capacitor (SC) amplifiers. The reduced swing range problem arising from the output-stage source-follower is resolved by a simple SC level shifter, without additional supply or static buffer. The output driving capability is enhanced by using a capacitively-controlled class-AB output stage. Owing to the high-speed open-loop output driving, the reference driver does not require any bypass capacitor. A prototype 12 bit 150 MS/s pipelined ADC was designed for concept proof in a 65 nm CMOS process. The ADC core consumes 75.6 mW at a 1.2 V supply. The measured DNL and INL are 0.5 LSB and 1.5 LSB, respectively. The SNDR and SFDR are 58.2 dB and 73.6 dB at 150 MS/s with an 8.3 MHz input.
Keywords :
CMOS integrated circuits; amplifiers; analogue-digital conversion; low-power electronics; pipeline processing; CMOS process; SC level shifter; SFDR; SNDR; capacitively-controlled class-AB output stage; frequency 8.3 MHz; high performance SC circuits; low-power switched-capacitor amplifiers; open-loop output driving; output driving capability; output-stage source-follower; pipelined ADC design; power 25.6 mW; reduced swing range problem; reference driver; replica-driving technique; size 65 nm; static buffer; voltage 1.2 V; word length 12 bit; Pipelined ADC; replica driving; switched-capacitor (SC) amplifier;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2013.2268432
Filename :
6553108
Link To Document :
بازگشت