DocumentCode :
2304981
Title :
FPGA Codesign Implementation of Vector Directional Filter
Author :
Boudabous, A. ; Atitallah, A. Ben ; Kadionik, P. ; Khriji, L. ; Masmoudi, N.
Author_Institution :
Lab. of Electron. & Inf. Technol., E.N.I.S., Sfax
fYear :
2008
fDate :
23-26 Nov. 2008
Firstpage :
1
Lastpage :
5
Abstract :
Recently, Vector Directional Filter (VDF) have been developed either as software based applications or hardware using DSP (digital single processing) technologies. In this paper, we present a new efficient hardware/software (HW/SW) codesign implementation of the VDF using embedded system development board. By means of VHDL language, hardware accelerator including VDF algorithm is implemented with fast pipelined architecture. The remaining parts were realized in software using NIOS II softcore processor and Clinux as operating system. Experimental results confirm that the use of hardware accelerator gives good results concerning image quality and filtering speed.
Keywords :
field programmable gate arrays; hardware description languages; hardware-software codesign; Clinux; FPGA codesign implementation; NIOS II softcore processor; VHDL language; digital single processing technology; embedded system development board; fast pipelined architecture; field programmable gate arrays; hardware accelerator; hardware/software codesign; image quality; operating system; vector directional filter; Application software; Computer architecture; Digital filters; Digital signal processing; Embedded software; Embedded system; Field programmable gate arrays; Hardware; Image quality; Operating systems; FPGA implementation; NIOS II; VDF; color image; embedded system;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Image Processing Theory, Tools and Applications, 2008. IPTA 2008. First Workshops on
Conference_Location :
Sousse
Print_ISBN :
978-1-4244-3321-6
Electronic_ISBN :
978-1-4244-3322-3
Type :
conf
DOI :
10.1109/IPTA.2008.4743773
Filename :
4743773
Link To Document :
بازگشت